IEEE 1181-1991 PDF

IEEE 1181-1991 PDF

Name:
IEEE 1181-1991 PDF

Published Date:
12/13/1991

Status:
Active

Description:

IEEE Recommended Practice for Latchup Test Methods for CMOS and BiCMOS Integrated- Circuit Process Characterization

Publisher:
IEEE

Document status:
Active

Format:
Electronic (PDF)

Delivery time:
10 minutes

Delivery time (for Russian version):
200 business days

SKU:

Choose Document Language:
$57.3
Need Help?
New IEEE Standard - Inactive-Withdrawn. Withdrawn Standard. Withdrawn Date: Mar 06, 2000. No longer endorsed by the IEEE. Recommendations are provided for the layout and test methods required to characterize properly latchup behavior in CMOS and BiCMOS integrated circuit processes or other processes that have similar lateral PNPN topographical layout characteristics. The aim is to allow the characterization of an integrated circuit process architecture so that different approaches can be scientifically compared. This allows the evaluation of the process capabilities on a worst-case recommended structure and test method independent of an actual integrated circuit product topographical latchup layout practices. Test structures and test philosophy are covered.
File Size : 1 file , 970 KB
ISBN(s) : 1559371528, 9780738123882
Note : This product is unavailable in Russia, Belarus
Number of Pages : 36
Product Code(s) : STDWD14605
Published : 12/13/1991

History


Related products

IEEE 1043-1996
Published Date: 11/30/1997
IEEE Recommended Practice for Voltage-Endurance Testing of Form-Wound Bars and Coils
$42.3
IEEE 255-1963
Published Date: 12/01/1963
IEEE Standard Letter Symbols for Semiconductor Devices
$15.9
IEEE 581-1978
Published Date: 04/28/1978
IEEE Standard Definitions, Symbols, and Characterization of Metal-Nitrite-Oxide Field-Effect Transistors
$15.9
IEEE 216-1960
Published Date: 10/31/1960
IRE Standards on Solid-State Devices: Definitions of Semiconductor Terms
$4.2

Best-Selling Products