Publisher : JEDEC

JEDEC JESD82-29A.01 PDF

DEFINITION OF THE SSTE32882 REGISTERING CLOCK DRIVER WITH PARITY AND QUAD CHIP SELECTS FOR DDR3/DDR3L/DDR3U RDIMM 1.5 V/1.35 V/1.25 V APPLICATIONS

Document status: Active

Free Download
JEDEC JESD82-2 PDF

STANDARD FOR DESCRIPTION OF A 3.3 V, 18-BIT, LVTTL I/O REGISTER FOR PC133 REGISTERED DIMM APPLICATIONS

Document status: Active

$56.00
JEDEC JESD82-30.01 PDF

LRDIMM DDR3 MEMORY BUFFER (MB) Version 1.0

Document status: Active

Free Download
JEDEC JESD82-30 PDF

LRDIMM DDR3 MEMORY BUFFER (MB)

Document status: Active

$67.00
JEDEC JESD82-31A.01 PDF

DDR4 Registering Clock Driver Definition (DDR4RCD02)

Document status: Active

Free Download
JEDEC JESD82-3B.01 PDF

DEFINITION OF THE SSTV16857 2.5 V, 14-BIT SSTL_2 REGISTERED BUFFER FOR DDR DIMM APPLICATIONS

Document status: Active

Free Download
JEDEC JESD82-3B PDF

DEFINITION OF THE SSTV16857 2.5 V, 14-BIT SSTL_2 REGISTERED BUFFER FOR DDR DIMM APPLICATIONS

Document status: Active

$59.00
JEDEC JESD82-4B PDF

STANDARD FOR DEFINITION OF THE SSTV16859 2.5 V, 13-BIT TO 26-BIT SSTL_2 REGISTERED BUFFER FOR STACKED DDR DIMM APPLICATIONS

Document status: Active

$59.00
JEDEC JESD82-512 Rev. 1.00 PDF

DDR5 Registering Clock Driver Definition (DDR5RCD02)

Document status: Active

Free Download
JEDEC JESD82-514.01 PDF

DDR5 Registering Clock Driver Definition (DDR5RCD04)

Document status: Active

Free Download