IEC 63501-2416 Ed. 1.0 en:2023 PDF

IEC 63501-2416 Ed. 1.0 en:2023 PDF

Name:
IEC 63501-2416 Ed. 1.0 en:2023 PDF

Published Date:
10/01/2023

Status:
Active

Description:

Power Modeling To Enable System Level Analysis

Publisher:
International Electrotechnical Commission

Document status:
Active

Format:
Electronic (PDF)

Delivery time:
10 minutes

Delivery time (for Russian version):
200 business days

SKU:

Choose Document Language:
$125.1
Need Help?

This standard describes a parameterized and abstracted power model enabling system, software, and hardware intellectual property (IP)–centric power analysis and optimization. It defines concepts for the development of parameterized, accurate, efficient, and complete power models for systems and hardware IP blocks usable for system power analysis and optimization. These concepts include, but are not limited to, process, voltage, and temperature (PVT) independence; power and thermal management interface; and workload and architecture parameterization. Such models are suitable for use in software development flows and hardware design flows, as well as for representing both pre–silicon-estimated and post–silicon-measured data. This standard also defines the necessary requirements for the information content of parameterized, accurate, efficient, and complete power models to help guide development and usage of other related power, workload, and functional modeling standards, such as UPF IEEE Std 1801™-2015, SystemC IEEE Std 1666™-2011, and SystemVerilog IEEE Std 1800™-2012. Beyond defining the concepts and related standard requirements, this standard also recommends the use of other relevant design flow standards (e.g., IP-XACT IEEE Std 1685™-2014 [B2]2), with the objective of enabling more complete and usable power-aware design flows.


File Size : 1 file , 1.5 MB
ISBN(s) : 9782832275054
Note : This product is unavailable in Ukraine, Russia, Belarus
Number of Pages : 68
Published : 10/01/2023

History


Related products

IEC 62526 Ed. 1.0 en:2007
Published Date: 11/07/2007
Standard for Extensions to Standard Test Interface Language (STIL) for Semiconductor Design Environments
$144.3
IEC 61523-1 Ed. 3.0 en:2023
Published Date: 10/01/2023
Delay and power calculation standards – Part 1: Integrated Circuit (IC) Open Library Architecture (OLA)
$153.6
IEC 61523-4 Ed. 2.0 en:2023
Published Date: 10/01/2023
Delay and power calculation standards – Part 4: Design and Verification of Low-Power, Energy-Aware Electronic Systems
$153.6

Best-Selling Products

USP 01 DSI EC SafetyReview Protocol 2008-07-29
Published Date: 2009
USP Dietary Supplement Safety Review Process
USP 01 Manuf-Sale of Bulk Bot Exts Guidance
Published Date: 2009
Guidance for Manufacture & sale of bulk botanical extracts
USP 01 Marker Compound Guidance
Published Date: 2009
Use of Marker Compounds in Manufacturing and Labeling of Botanically Derived Dietary Supplements
USP 02 2008-04-03 DS GMPs
Published Date: 2009
Good manufacturing practices for dietary supps
USP 02 ASHWAGANDHA SAFETY REVIEW 2008-08-06
Published Date: 2009
USP Safety Review of Ashwaganda
USP 03 05 RetailLabeling
Published Date: 2009
Guidance for the retail labeling of dietary supplements containing soft or powdered botanical extracts