JEDEC JESD235C PDF

JEDEC JESD235C PDF

Name:
JEDEC JESD235C PDF

Published Date:
01/01/2020

Status:
Active

Description:

High Bandwidth Memory (HBM) Dram (HBM1, HBM2)

Publisher:
JEDEC Solid State Technology Association

Document status:
Active

Format:
Electronic (PDF)

Delivery time:
10 minutes

Delivery time (for Russian version):
200 business days

SKU:

Choose Document Language:
$74.1
Need Help?
The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates.
File Size : 1 file , 5.3 MB
Note : This product is unavailable in Ukraine, Russia, Belarus
Number of Pages : 213
Published : 01/01/2020

History

JEDEC JESD235D
Published Date: 02/01/2021
High Bandwidth Memory (HBM) DRAM (HBM1, HBM2)
$74.1
JEDEC JESD235C
Published Date: 01/01/2020
High Bandwidth Memory (HBM) Dram (HBM1, HBM2)
$74.1
JEDEC JESD235B
Published Date: 11/01/2018
HIgh Bandwidth Memory DRAM (HBM1, HBM2)
$68.4
JEDEC JESD235
Published Date: 10/01/2013
HIGH BANDWIDTH MEMORY (HBM) DRAM
$57.3

Related products

JEDEC JESD230G
Published Date: 10/01/2024
NAND Flash Interface Interopability
Free Download
JEDEC JESD235D
Published Date: 02/01/2021
High Bandwidth Memory (HBM) DRAM (HBM1, HBM2)
$74.1
JEDEC JESD237
Published Date: 03/01/2014
Reliability Qualification of Power Amplifier Modules
$20.1
JEDEC JESD261
Published Date: 10/01/2022
Serial NOR Security Hardware Abstraction Layer
Free Download

Best-Selling Products