JEDEC JESD401-5B.01 PDF

JEDEC JESD401-5B.01 PDF

Name:
JEDEC JESD401-5B.01 PDF

Published Date:
05/01/2024

Status:
Active

Description:

DDR5 DIMM Labels

Publisher:
JEDEC Solid State Technology Association

Document status:
Active

Format:
Electronic (PDF)

Delivery time:
10 minutes

Delivery time (for Russian version):
200 business days

SKU:

Choose Document Language:
$Free Download
Need Help?

The following labels shall be applied to all DDR5 memory modules to fully describe the key attributes of the module. The label can be in the form of a stick-on label, silk screened onto the assembly, or marked using an alternate customer-readable format. A readable point size should be used, and the information may be printed in one or more rows on the label. Hyphens may be dropped when lines are split, or when font changes sufficiently separate fields. Unused letters in each field, such as ggg, are to be omitted when not needed.

Hybrid modules appear to the system with a “base module type” compatible interface. For example, an NVDIMM-N may be constructed with an RDIMM-style interface or an LRDIMM style interface. What specific functions the module provides are described in an “Hybrid Media Type” field (‘n’), essentially a functional overlay on the base module type.

Terminology:

Rank or Package Rank: Collection of SDRAMs on a DIMM sharing a common chip select or copy of a chip select. Chip selects may be sourced by the host controller or by a redriver device such as registering clock driver.

Logical Rank: 3DS stacked DDR5 SDRAMs decode which internal die is selected by decoding chip identifiers (CIDs) in the command. Each package rank, therefore, may contain multiple logical ranks per package rank, increasing module capacity.

Channel: Addresses, clocks, data and associated signals that span the width of the DIMM interface from and to the host controller. For CAMM2s, a module may support one or two channels; in this context, the term channel refers to the organization of the related sub channel logic at the host controller, i.e., one or two full host channels are connected to one CAMM2.

Sub-channel: The data across the width of the DDR5 standard DIMMs is divided into two independent sub-channels, each with half the data width of the full DDR5 channel. For example, an RDIMM with 80 data bits of width is internally divided into two sub-channels of 40 bits each (32 data bits and 8 ECC bits). For LPDDR5/5X CAMM2s, each LPDDR5 channel is divided into 4 sub-channels, each 16 bits wide. ECC is not supported.

Though technically a CAMM2 (compression attached memory module) is not a DIMM (dual in line memory module), for the sake of documentation simplicity, a CAMM2 will be considered a kind of DIMM except when it is necessary to draw a distinction.


File Size : 1 file , 1.1 MB
Note : This product is unavailable in Russia, Belarus
Number of Pages : 38
Published : 05/01/2024

History

JEDEC JESD401-5B.01
Published Date: 05/01/2024
DDR5 DIMM Labels
Free Download
JEDEC JESD401-5B
Published Date: 08/01/2023
DDR5 DIMM Labels
Free Download
JEDEC JESD401-5A
Published Date: 03/01/2023
DDR5 DIMM Labels
Free Download

Related products

JEDEC JESD301-1A.02
Published Date: 03/01/2023
PMIC50x0 Power Management IC Standard, Rev. 1.8.5
Free Download
JEDEC JESD309-S0-RCA
Published Date: 06/01/2022
DDR5 SODIMM Raw Card Annex A. Version 1.0
Free Download
JEDEC JESD82-512 Rev. 1.00
Published Date: 02/01/2023
DDR5 Registering Clock Driver Definition (DDR5RCD02)
Free Download
JEDEC JESD 318
Published Date: 11/01/2023
Compression Attached Memory Modu le (CAMM2) Common Standard, Version 1.02
Free Download

Best-Selling Products

RETA -- Industrial Safety and Health
Published Date: 2001
$42.6
RETA -- Troubleshooting Skills
Published Date: 2001
$37.8