JEDEC JESD75-6 PDF

JEDEC JESD75-6 PDF

Name:
JEDEC JESD75-6 PDF

Published Date:
03/01/2006

Status:
Active

Description:

PSO-N/PQFN PINOUTS STANDARDIZED FOR 14-, 16-, 20-, AND 24-LEAD LOGIC FUNCTIONS

Publisher:
JEDEC Solid State Technology Association

Document status:
Active

Format:
Electronic (PDF)

Delivery time:
10 minutes

Delivery time (for Russian version):
200 business days

SKU:

Choose Document Language:
$15.9
Need Help?
This standard defines device pinouts for 14-, 16-, 20-, and 24-lead logic functions. This pinout standard specifically applies to the conversion of DIP-packaged logic devices to PSO-N/PQFN packages logic devices. The purpose of this standard is to provide a pinout standard for 14-, 16-, 20-, and 24-lead logic devices offered in 14-, 16-, 20-, and 24-lead PSO-N/PQFN packages for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.
File Size : 1 file , 84 KB
Note : This product is unavailable in Ukraine, Russia, Belarus
Number of Pages : 11
Published : 03/01/2006

History


Related products

JEDEC JESD203
Published Date: 11/01/2005
STANDARD TEST LOADS FOR DUAL-SUPPLY LEVEL TRANSLATION DEVICES
$15.3
JEDEC JESD75-5
Published Date: 07/01/2004
SON/QFN PACKAGE PINOUTS STANDARDIZED FOR 1-, 2-, AND 3-BIT LOGIC FUNCTIONS
$15.9
JEDEC JESD76
Published Date: 04/01/2000
DESCRIPTION OF 1.8 V CMOS LOGIC DEVICES
$14.4
JEDEC JESD76-3
Published Date: 08/01/2001
STANDARD DESCRIPTION OF 1.5 V CMOS LOGIC DEVICES
$14.4

Best-Selling Products