Publisher : JEDEC

JEDEC JEP162A PDF

System Level ESD Part II: Implementation of Effective ESD Robust Designs

Document status: Active

$191.00
JEDEC JEP163 PDF

SELECTION OF BURN-IN/LIFE TEST CONDITIONS AND CRITICAL PARAMETERS FOR QML MICROCIRCUITS

Document status: Active

Free Download
JEDEC JEP164 PDF

System Level ESD Part III: Review of ESD Testing and Impact on System-Efficient ESD Design (SEED)

Document status: Active

Free Download
JEDEC JEP166 PDF

JC-42.6 MANUFACTURER IDENTIFICATION (ID) CODE FOR LOW POWER MEMORIES

Document status: Active

$72.00
JEDEC JEP166E PDF

JC-42.6 Manufacturer Identification (ID) Code for Low Power Memories

Document status: Active

Free Download
JEDEC JEP167 PDF

Characterization of Interfacial Adhesion in Semiconductor Packages

Document status: Active

$72.00
JEDEC JEP167A PDF

Characterization of Interfacial Adhesion in Semiconductor Packages

Document status: Active

$72.00
JEDEC JEP170 PDF

Guidelines for Visual Inspection and Control of Flip Chip Type Components (FCxGA)

Document status: Active

$59.00
JEDEC JEP170A PDF

Guidelines for Visual Inspection and Control of Flip Chip Type Components (FCxGA)

Document status: Active

Free Download
JEDEC JEP171 PDF

GDDR5 Measurement Procedures

Document status: Active

$76.00